123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766 |
- /**
- ******************************************************************************
- * @file stm32l4xx_hal_dma.h
- * @author MCD Application Team
- * @brief Header file of DMA HAL module.
- ******************************************************************************
- * @attention
- *
- * <h2><center>© COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
- *
- * Redistribution and use in source and binary forms, with or without modification,
- * are permitted provided that the following conditions are met:
- * 1. Redistributions of source code must retain the above copyright notice,
- * this list of conditions and the following disclaimer.
- * 2. Redistributions in binary form must reproduce the above copyright notice,
- * this list of conditions and the following disclaimer in the documentation
- * and/or other materials provided with the distribution.
- * 3. Neither the name of STMicroelectronics nor the names of its contributors
- * may be used to endorse or promote products derived from this software
- * without specific prior written permission.
- *
- * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
- * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
- * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
- * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
- * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
- * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
- * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
- * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
- * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
- * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
- *
- ******************************************************************************
- */
- /* Define to prevent recursive inclusion -------------------------------------*/
- #ifndef __STM32L4xx_HAL_DMA_H
- #define __STM32L4xx_HAL_DMA_H
- #ifdef __cplusplus
- extern "C" {
- #endif
- /* Includes ------------------------------------------------------------------*/
- #include "stm32l4xx_hal_def.h"
- /** @addtogroup STM32L4xx_HAL_Driver
- * @{
- */
- /** @addtogroup DMA
- * @{
- */
- /* Exported types ------------------------------------------------------------*/
- /** @defgroup DMA_Exported_Types DMA Exported Types
- * @{
- */
- /**
- * @brief DMA Configuration Structure definition
- */
- typedef struct
- {
- uint32_t Request; /*!< Specifies the request selected for the specified channel.
- This parameter can be a value of @ref DMA_request */
- uint32_t Direction; /*!< Specifies if the data will be transferred from memory to peripheral,
- from memory to memory or from peripheral to memory.
- This parameter can be a value of @ref DMA_Data_transfer_direction */
- uint32_t PeriphInc; /*!< Specifies whether the Peripheral address register should be incremented or not.
- This parameter can be a value of @ref DMA_Peripheral_incremented_mode */
- uint32_t MemInc; /*!< Specifies whether the memory address register should be incremented or not.
- This parameter can be a value of @ref DMA_Memory_incremented_mode */
- uint32_t PeriphDataAlignment; /*!< Specifies the Peripheral data width.
- This parameter can be a value of @ref DMA_Peripheral_data_size */
- uint32_t MemDataAlignment; /*!< Specifies the Memory data width.
- This parameter can be a value of @ref DMA_Memory_data_size */
- uint32_t Mode; /*!< Specifies the operation mode of the DMAy Channelx.
- This parameter can be a value of @ref DMA_mode
- @note The circular buffer mode cannot be used if the memory-to-memory
- data transfer is configured on the selected Channel */
- uint32_t Priority; /*!< Specifies the software priority for the DMAy Channelx.
- This parameter can be a value of @ref DMA_Priority_level */
- } DMA_InitTypeDef;
- /**
- * @brief HAL DMA State structures definition
- */
- typedef enum
- {
- HAL_DMA_STATE_RESET = 0x00, /*!< DMA not yet initialized or disabled */
- HAL_DMA_STATE_READY = 0x01, /*!< DMA initialized and ready for use */
- HAL_DMA_STATE_BUSY = 0x02, /*!< DMA process is ongoing */
- HAL_DMA_STATE_TIMEOUT = 0x03, /*!< DMA timeout state */
- }HAL_DMA_StateTypeDef;
- /**
- * @brief HAL DMA Error Code structure definition
- */
- typedef enum
- {
- HAL_DMA_FULL_TRANSFER = 0x00, /*!< Full transfer */
- HAL_DMA_HALF_TRANSFER = 0x01 /*!< Half Transfer */
- }HAL_DMA_LevelCompleteTypeDef;
- /**
- * @brief HAL DMA Callback ID structure definition
- */
- typedef enum
- {
- HAL_DMA_XFER_CPLT_CB_ID = 0x00, /*!< Full transfer */
- HAL_DMA_XFER_HALFCPLT_CB_ID = 0x01, /*!< Half transfer */
- HAL_DMA_XFER_ERROR_CB_ID = 0x02, /*!< Error */
- HAL_DMA_XFER_ABORT_CB_ID = 0x03, /*!< Abort */
- HAL_DMA_XFER_ALL_CB_ID = 0x04 /*!< All */
- }HAL_DMA_CallbackIDTypeDef;
- /**
- * @brief DMA handle Structure definition
- */
- typedef struct __DMA_HandleTypeDef
- {
- DMA_Channel_TypeDef *Instance; /*!< Register base address */
- DMA_InitTypeDef Init; /*!< DMA communication parameters */
- HAL_LockTypeDef Lock; /*!< DMA locking object */
- __IO HAL_DMA_StateTypeDef State; /*!< DMA transfer state */
- void *Parent; /*!< Parent object state */
- void (* XferCpltCallback)(struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer complete callback */
- void (* XferHalfCpltCallback)(struct __DMA_HandleTypeDef * hdma); /*!< DMA Half transfer complete callback */
- void (* XferErrorCallback)(struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer error callback */
- void (* XferAbortCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer abort callback */
- __IO uint32_t ErrorCode; /*!< DMA Error code */
- DMA_TypeDef *DmaBaseAddress; /*!< DMA Channel Base Address */
- uint32_t ChannelIndex; /*!< DMA Channel Index */
- #if defined(DMAMUX1)
- DMAMUX_Channel_TypeDef *DMAmuxChannel; /*!< Register base address */
- DMAMUX_ChannelStatus_TypeDef *DMAmuxChannelStatus; /*!< DMAMUX Channels Status Base Address */
- uint32_t DMAmuxChannelStatusMask; /*!< DMAMUX Channel Status Mask */
- DMAMUX_RequestGen_TypeDef *DMAmuxRequestGen; /*!< DMAMUX request generator Base Address */
- DMAMUX_RequestGenStatus_TypeDef *DMAmuxRequestGenStatus; /*!< DMAMUX request generator Address */
- uint32_t DMAmuxRequestGenStatusMask; /*!< DMAMUX request generator Status mask */
- #endif /* DMAMUX1 */
- }DMA_HandleTypeDef;
- /**
- * @}
- */
- /* Exported constants --------------------------------------------------------*/
- /** @defgroup DMA_Exported_Constants DMA Exported Constants
- * @{
- */
- /** @defgroup DMA_Error_Code DMA Error Code
- * @{
- */
- #define HAL_DMA_ERROR_NONE ((uint32_t)0x00000000U) /*!< No error */
- #define HAL_DMA_ERROR_TE ((uint32_t)0x00000001U) /*!< Transfer error */
- #define HAL_DMA_ERROR_NO_XFER ((uint32_t)0x00000004U) /*!< Abort requested with no Xfer ongoing */
- #define HAL_DMA_ERROR_TIMEOUT ((uint32_t)0x00000020U) /*!< Timeout error */
- #define HAL_DMA_ERROR_NOT_SUPPORTED ((uint32_t)0x00000100U) /*!< Not supported mode */
- #define HAL_DMA_ERROR_SYNC ((uint32_t)0x00000200U) /*!< DMAMUX sync overrun error */
- #define HAL_DMA_ERROR_REQGEN ((uint32_t)0x00000400U) /*!< DMAMUX request generator overrun error */
- /**
- * @}
- */
- /** @defgroup DMA_request DMA request
- * @{
- */
- #if !defined (DMAMUX1)
- #define DMA_REQUEST_0 ((uint32_t)0x00000000)
- #define DMA_REQUEST_1 ((uint32_t)0x00000001)
- #define DMA_REQUEST_2 ((uint32_t)0x00000002)
- #define DMA_REQUEST_3 ((uint32_t)0x00000003)
- #define DMA_REQUEST_4 ((uint32_t)0x00000004)
- #define DMA_REQUEST_5 ((uint32_t)0x00000005)
- #define DMA_REQUEST_6 ((uint32_t)0x00000006)
- #define DMA_REQUEST_7 ((uint32_t)0x00000007)
- #endif
- #if defined(DMAMUX1)
- #define DMA_REQUEST_MEM2MEM 0U /*!< memory to memory transfer */
- #define DMA_REQUEST_GENERATOR0 1U /*!< DMAMUX1 request generator 0 */
- #define DMA_REQUEST_GENERATOR1 2U /*!< DMAMUX1 request generator 1 */
- #define DMA_REQUEST_GENERATOR2 3U /*!< DMAMUX1 request generator 2 */
- #define DMA_REQUEST_GENERATOR3 4U /*!< DMAMUX1 request generator 3 */
- #define DMA_REQUEST_ADC1 5U /*!< DMAMUX1 ADC1 request */
- #define DMA_REQUEST_DAC1_CH1 6U /*!< DMAMUX1 DAC1 CH1 request */
- #define DMA_REQUEST_DAC1_CH2 7U /*!< DMAMUX1 DAC1 CH2 request */
- #define DMA_REQUEST_TIM6_UP 8U /*!< DMAMUX1 TIM6 UP request */
- #define DMA_REQUEST_TIM7_UP 9U /*!< DMAMUX1 TIM7 UP request */
- #define DMA_REQUEST_SPI1_RX 10U /*!< DMAMUX1 SPI1 RX request */
- #define DMA_REQUEST_SPI1_TX 11U /*!< DMAMUX1 SPI1 TX request */
- #define DMA_REQUEST_SPI2_RX 12U /*!< DMAMUX1 SPI2 RX request */
- #define DMA_REQUEST_SPI2_TX 13U /*!< DMAMUX1 SPI2 TX request */
- #define DMA_REQUEST_SPI3_RX 14U /*!< DMAMUX1 SPI3 RX request */
- #define DMA_REQUEST_SPI3_TX 15U /*!< DMAMUX1 SPI3 TX request */
- #define DMA_REQUEST_I2C1_RX 16U /*!< DMAMUX1 I2C1 RX request */
- #define DMA_REQUEST_I2C1_TX 17U /*!< DMAMUX1 I2C1 TX request */
- #define DMA_REQUEST_I2C2_RX 18U /*!< DMAMUX1 I2C2 RX request */
- #define DMA_REQUEST_I2C2_TX 19U /*!< DMAMUX1 I2C2 TX request */
- #define DMA_REQUEST_I2C3_RX 20U /*!< DMAMUX1 I2C3 RX request */
- #define DMA_REQUEST_I2C3_TX 21U /*!< DMAMUX1 I2C3 TX request */
- #define DMA_REQUEST_I2C4_RX 22U /*!< DMAMUX1 I2C4 RX request */
- #define DMA_REQUEST_I2C4_TX 23U /*!< DMAMUX1 I2C4 TX request */
- #define DMA_REQUEST_USART1_RX 24U /*!< DMAMUX1 USART1 RX request */
- #define DMA_REQUEST_USART1_TX 25U /*!< DMAMUX1 USART1 TX request */
- #define DMA_REQUEST_USART2_RX 26U /*!< DMAMUX1 USART2 RX request */
- #define DMA_REQUEST_USART2_TX 27U /*!< DMAMUX1 USART2 TX request */
- #define DMA_REQUEST_USART3_RX 28U /*!< DMAMUX1 USART3 RX request */
- #define DMA_REQUEST_USART3_TX 29U /*!< DMAMUX1 USART3 TX request */
- #define DMA_REQUEST_UART4_RX 30U /*!< DMAMUX1 UART4 RX request */
- #define DMA_REQUEST_UART4_TX 31U /*!< DMAMUX1 UART4 TX request */
- #define DMA_REQUEST_UART5_RX 32U /*!< DMAMUX1 UART5 RX request */
- #define DMA_REQUEST_UART5_TX 33U /*!< DMAMUX1 UART5 TX request */
- #define DMA_REQUEST_LPUART1_RX 34U /*!< DMAMUX1 LP_UART1_RX request */
- #define DMA_REQUEST_LPUART1_TX 35U /*!< DMAMUX1 LP_UART1_RX request */
- #define DMA_REQUEST_SAI1_A 36U /*!< DMAMUX1 SAI1 A request */
- #define DMA_REQUEST_SAI1_B 37U /*!< DMAMUX1 SAI1 B request */
- #define DMA_REQUEST_SAI2_A 38U /*!< DMAMUX1 SAI2 A request */
- #define DMA_REQUEST_SAI2_B 39U /*!< DMAMUX1 SAI2 B request */
- #define DMA_REQUEST_OCTOSPI1 40U /*!< DMAMUX1 OCTOSPI1 request */
- #define DMA_REQUEST_OCTOSPI2 41U /*!< DMAMUX1 OCTOSPI2 request */
- #define DMA_REQUEST_TIM1_CH1 42U /*!< DMAMUX1 TIM1 CH1 request */
- #define DMA_REQUEST_TIM1_CH2 43U /*!< DMAMUX1 TIM1 CH2 request */
- #define DMA_REQUEST_TIM1_CH3 44U /*!< DMAMUX1 TIM1 CH3 request */
- #define DMA_REQUEST_TIM1_CH4 45U /*!< DMAMUX1 TIM1 CH4 request */
- #define DMA_REQUEST_TIM1_UP 46U /*!< DMAMUX1 TIM1 UP request */
- #define DMA_REQUEST_TIM1_TRIG 47U /*!< DMAMUX1 TIM1 TRIG request */
- #define DMA_REQUEST_TIM1_COM 48U /*!< DMAMUX1 TIM1 COM request */
- #define DMA_REQUEST_TIM8_CH1 49U /*!< DMAMUX1 TIM8 CH1 request */
- #define DMA_REQUEST_TIM8_CH2 50U /*!< DMAMUX1 TIM8 CH2 request */
- #define DMA_REQUEST_TIM8_CH3 51U /*!< DMAMUX1 TIM8 CH3 request */
- #define DMA_REQUEST_TIM8_CH4 52U /*!< DMAMUX1 TIM8 CH4 request */
- #define DMA_REQUEST_TIM8_UP 53U /*!< DMAMUX1 TIM8 UP request */
- #define DMA_REQUEST_TIM8_TRIG 54U /*!< DMAMUX1 TIM8 TRIG request */
- #define DMA_REQUEST_TIM8_COM 55U /*!< DMAMUX1 TIM8 COM request */
- #define DMA_REQUEST_TIM2_CH1 56U /*!< DMAMUX1 TIM2 CH1 request */
- #define DMA_REQUEST_TIM2_CH2 57U /*!< DMAMUX1 TIM2 CH2 request */
- #define DMA_REQUEST_TIM2_CH3 58U /*!< DMAMUX1 TIM2 CH3 request */
- #define DMA_REQUEST_TIM2_CH4 59U /*!< DMAMUX1 TIM2 CH4 request */
- #define DMA_REQUEST_TIM2_UP 60U /*!< DMAMUX1 TIM2 UP request */
- #define DMA_REQUEST_TIM3_CH1 61U /*!< DMAMUX1 TIM3 CH1 request */
- #define DMA_REQUEST_TIM3_CH2 62U /*!< DMAMUX1 TIM3 CH2 request */
- #define DMA_REQUEST_TIM3_CH3 63U /*!< DMAMUX1 TIM3 CH3 request */
- #define DMA_REQUEST_TIM3_CH4 64U /*!< DMAMUX1 TIM3 CH4 request */
- #define DMA_REQUEST_TIM3_UP 65U /*!< DMAMUX1 TIM3 UP request */
- #define DMA_REQUEST_TIM3_TRIG 66U /*!< DMAMUX1 TIM3 TRIG request */
- #define DMA_REQUEST_TIM4_CH1 67U /*!< DMAMUX1 TIM4 CH1 request */
- #define DMA_REQUEST_TIM4_CH2 68U /*!< DMAMUX1 TIM4 CH2 request */
- #define DMA_REQUEST_TIM4_CH3 69U /*!< DMAMUX1 TIM4 CH3 request */
- #define DMA_REQUEST_TIM4_CH4 70U /*!< DMAMUX1 TIM4 CH4 request */
- #define DMA_REQUEST_TIM4_UP 71U /*!< DMAMUX1 TIM4 UP request */
- #define DMA_REQUEST_TIM5_CH1 72U /*!< DMAMUX1 TIM5 CH1 request */
- #define DMA_REQUEST_TIM5_CH2 73U /*!< DMAMUX1 TIM5 CH2 request */
- #define DMA_REQUEST_TIM5_CH3 74U /*!< DMAMUX1 TIM5 CH3 request */
- #define DMA_REQUEST_TIM5_CH4 75U /*!< DMAMUX1 TIM5 CH4 request */
- #define DMA_REQUEST_TIM5_UP 76U /*!< DMAMUX1 TIM5 UP request */
- #define DMA_REQUEST_TIM5_TRIG 77U /*!< DMAMUX1 TIM5 TRIG request */
- #define DMA_REQUEST_TIM15_CH1 78U /*!< DMAMUX1 TIM15 CH1 request */
- #define DMA_REQUEST_TIM15_UP 79U /*!< DMAMUX1 TIM15 UP request */
- #define DMA_REQUEST_TIM15_TRIG 80U /*!< DMAMUX1 TIM15 TRIG request */
- #define DMA_REQUEST_TIM15_COM 81U /*!< DMAMUX1 TIM15 COM request */
- #define DMA_REQUEST_TIM16_CH1 82U /*!< DMAMUX1 TIM16 CH1 request */
- #define DMA_REQUEST_TIM16_UP 83U /*!< DMAMUX1 TIM16 UP request */
- #define DMA_REQUEST_TIM17_CH1 84U /*!< DMAMUX1 TIM17 CH1 request */
- #define DMA_REQUEST_TIM17_UP 85U /*!< DMAMUX1 TIM17 UP request */
- #define DMA_REQUEST_DFSDM1_FLT0 86U /*!< DMAMUX1 DFSDM1 Filter0 request */
- #define DMA_REQUEST_DFSDM1_FLT1 87U /*!< DMAMUX1 DFSDM1 Filter1 request */
- #define DMA_REQUEST_DFSDM1_FLT2 88U /*!< DMAMUX1 DFSDM1 Filter2 request */
- #define DMA_REQUEST_DFSDM1_FLT3 89U /*!< DMAMUX1 DFSDM1 Filter3 request */
- #define DMA_REQUEST_DCMI 90U /*!< DMAMUX1 DCMI request */
- #define DMA_REQUEST_AES_IN 91U /*!< DMAMUX1 AES IN request */
- #define DMA_REQUEST_AES_OUT 92U /*!< DMAMUX1 AES OUT request */
- #define DMA_REQUEST_HASH_IN 93U /*!< DMAMUX1 HASH IN request */
- #endif /* DMAMUX1 */
- /**
- * @}
- */
- /** @defgroup DMA_Data_transfer_direction DMA Data transfer direction
- * @{
- */
- #define DMA_PERIPH_TO_MEMORY ((uint32_t)0x00000000) /*!< Peripheral to memory direction */
- #define DMA_MEMORY_TO_PERIPH ((uint32_t)DMA_CCR_DIR) /*!< Memory to peripheral direction */
- #define DMA_MEMORY_TO_MEMORY ((uint32_t)DMA_CCR_MEM2MEM) /*!< Memory to memory direction */
- /**
- * @}
- */
- /** @defgroup DMA_Peripheral_incremented_mode DMA Peripheral incremented mode
- * @{
- */
- #define DMA_PINC_ENABLE ((uint32_t)DMA_CCR_PINC) /*!< Peripheral increment mode Enable */
- #define DMA_PINC_DISABLE ((uint32_t)0x00000000) /*!< Peripheral increment mode Disable */
- /**
- * @}
- */
- /** @defgroup DMA_Memory_incremented_mode DMA Memory incremented mode
- * @{
- */
- #define DMA_MINC_ENABLE ((uint32_t)DMA_CCR_MINC) /*!< Memory increment mode Enable */
- #define DMA_MINC_DISABLE ((uint32_t)0x00000000) /*!< Memory increment mode Disable */
- /**
- * @}
- */
- /** @defgroup DMA_Peripheral_data_size DMA Peripheral data size
- * @{
- */
- #define DMA_PDATAALIGN_BYTE ((uint32_t)0x00000000) /*!< Peripheral data alignment : Byte */
- #define DMA_PDATAALIGN_HALFWORD ((uint32_t)DMA_CCR_PSIZE_0) /*!< Peripheral data alignment : HalfWord */
- #define DMA_PDATAALIGN_WORD ((uint32_t)DMA_CCR_PSIZE_1) /*!< Peripheral data alignment : Word */
- /**
- * @}
- */
- /** @defgroup DMA_Memory_data_size DMA Memory data size
- * @{
- */
- #define DMA_MDATAALIGN_BYTE ((uint32_t)0x00000000) /*!< Memory data alignment : Byte */
- #define DMA_MDATAALIGN_HALFWORD ((uint32_t)DMA_CCR_MSIZE_0) /*!< Memory data alignment : HalfWord */
- #define DMA_MDATAALIGN_WORD ((uint32_t)DMA_CCR_MSIZE_1) /*!< Memory data alignment : Word */
- /**
- * @}
- */
- /** @defgroup DMA_mode DMA mode
- * @{
- */
- #define DMA_NORMAL ((uint32_t)0x00000000) /*!< Normal mode */
- #define DMA_CIRCULAR ((uint32_t)DMA_CCR_CIRC) /*!< Circular mode */
- /**
- * @}
- */
- /** @defgroup DMA_Priority_level DMA Priority level
- * @{
- */
- #define DMA_PRIORITY_LOW ((uint32_t)0x00000000) /*!< Priority level : Low */
- #define DMA_PRIORITY_MEDIUM ((uint32_t)DMA_CCR_PL_0) /*!< Priority level : Medium */
- #define DMA_PRIORITY_HIGH ((uint32_t)DMA_CCR_PL_1) /*!< Priority level : High */
- #define DMA_PRIORITY_VERY_HIGH ((uint32_t)DMA_CCR_PL) /*!< Priority level : Very_High */
- /**
- * @}
- */
- /** @defgroup DMA_interrupt_enable_definitions DMA interrupt enable definitions
- * @{
- */
- #define DMA_IT_TC ((uint32_t)DMA_CCR_TCIE)
- #define DMA_IT_HT ((uint32_t)DMA_CCR_HTIE)
- #define DMA_IT_TE ((uint32_t)DMA_CCR_TEIE)
- /**
- * @}
- */
- /** @defgroup DMA_flag_definitions DMA flag definitions
- * @{
- */
- #define DMA_FLAG_GL1 ((uint32_t)0x00000001)
- #define DMA_FLAG_TC1 ((uint32_t)0x00000002)
- #define DMA_FLAG_HT1 ((uint32_t)0x00000004)
- #define DMA_FLAG_TE1 ((uint32_t)0x00000008)
- #define DMA_FLAG_GL2 ((uint32_t)0x00000010)
- #define DMA_FLAG_TC2 ((uint32_t)0x00000020)
- #define DMA_FLAG_HT2 ((uint32_t)0x00000040)
- #define DMA_FLAG_TE2 ((uint32_t)0x00000080)
- #define DMA_FLAG_GL3 ((uint32_t)0x00000100)
- #define DMA_FLAG_TC3 ((uint32_t)0x00000200)
- #define DMA_FLAG_HT3 ((uint32_t)0x00000400)
- #define DMA_FLAG_TE3 ((uint32_t)0x00000800)
- #define DMA_FLAG_GL4 ((uint32_t)0x00001000)
- #define DMA_FLAG_TC4 ((uint32_t)0x00002000)
- #define DMA_FLAG_HT4 ((uint32_t)0x00004000)
- #define DMA_FLAG_TE4 ((uint32_t)0x00008000)
- #define DMA_FLAG_GL5 ((uint32_t)0x00010000)
- #define DMA_FLAG_TC5 ((uint32_t)0x00020000)
- #define DMA_FLAG_HT5 ((uint32_t)0x00040000)
- #define DMA_FLAG_TE5 ((uint32_t)0x00080000)
- #define DMA_FLAG_GL6 ((uint32_t)0x00100000)
- #define DMA_FLAG_TC6 ((uint32_t)0x00200000)
- #define DMA_FLAG_HT6 ((uint32_t)0x00400000)
- #define DMA_FLAG_TE6 ((uint32_t)0x00800000)
- #define DMA_FLAG_GL7 ((uint32_t)0x01000000)
- #define DMA_FLAG_TC7 ((uint32_t)0x02000000)
- #define DMA_FLAG_HT7 ((uint32_t)0x04000000)
- #define DMA_FLAG_TE7 ((uint32_t)0x08000000)
- /**
- * @}
- */
- /**
- * @}
- */
- /* Exported macros -----------------------------------------------------------*/
- /** @defgroup DMA_Exported_Macros DMA Exported Macros
- * @{
- */
- /** @brief Reset DMA handle state.
- * @param __HANDLE__: DMA handle
- * @retval None
- */
- #define __HAL_DMA_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DMA_STATE_RESET)
- /**
- * @brief Enable the specified DMA Channel.
- * @param __HANDLE__: DMA handle
- * @retval None
- */
- #define __HAL_DMA_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR |= DMA_CCR_EN)
- /**
- * @brief Disable the specified DMA Channel.
- * @param __HANDLE__: DMA handle
- * @retval None
- */
- #define __HAL_DMA_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR &= ~DMA_CCR_EN)
- /* Interrupt & Flag management */
- /**
- * @brief Return the current DMA Channel transfer complete flag.
- * @param __HANDLE__: DMA handle
- * @retval The specified transfer complete flag index.
- */
- #define __HAL_DMA_GET_TC_FLAG_INDEX(__HANDLE__) \
- (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TC1 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_TC1 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TC2 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_TC2 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TC3 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_TC3 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TC4 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_TC4 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TC5 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_FLAG_TC5 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TC6 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_FLAG_TC6 :\
- DMA_FLAG_TC7)
- /**
- * @brief Return the current DMA Channel half transfer complete flag.
- * @param __HANDLE__: DMA handle
- * @retval The specified half transfer complete flag index.
- */
- #define __HAL_DMA_GET_HT_FLAG_INDEX(__HANDLE__)\
- (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_HT1 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_HT1 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_HT2 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_HT2 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_HT3 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_HT3 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_HT4 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_HT4 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_HT5 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_FLAG_HT5 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_HT6 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_FLAG_HT6 :\
- DMA_FLAG_HT7)
- /**
- * @brief Return the current DMA Channel transfer error flag.
- * @param __HANDLE__: DMA handle
- * @retval The specified transfer error flag index.
- */
- #define __HAL_DMA_GET_TE_FLAG_INDEX(__HANDLE__)\
- (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TE1 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_TE1 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TE2 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_TE2 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TE3 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_TE3 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TE4 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_TE4 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TE5 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_FLAG_TE5 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TE6 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_FLAG_TE6 :\
- DMA_FLAG_TE7)
- /**
- * @brief Return the current DMA Channel Global interrupt flag.
- * @param __HANDLE__: DMA handle
- * @retval The specified transfer error flag index.
- */
- #define __HAL_DMA_GET_GI_FLAG_INDEX(__HANDLE__)\
- (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_ISR_GIF1 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_ISR_GIF1 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_ISR_GIF2 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_ISR_GIF2 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_ISR_GIF3 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_ISR_GIF3 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_ISR_GIF4 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_ISR_GIF4 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_ISR_GIF5 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_ISR_GIF5 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_ISR_GIF6 :\
- ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_ISR_GIF6 :\
- DMA_ISR_GIF7)
- /**
- * @brief Get the DMA Channel pending flags.
- * @param __HANDLE__: DMA handle
- * @param __FLAG__: Get the specified flag.
- * This parameter can be any combination of the following values:
- * @arg DMA_FLAG_TCx: Transfer complete flag
- * @arg DMA_FLAG_HTx: Half transfer complete flag
- * @arg DMA_FLAG_TEx: Transfer error flag
- * @arg DMA_FLAG_GLx: Global interrupt flag
- * Where x can be from 1 to 7 to select the DMA Channel x flag.
- * @retval The state of FLAG (SET or RESET).
- */
- #define __HAL_DMA_GET_FLAG(__HANDLE__, __FLAG__) (((uint32_t)((__HANDLE__)->Instance) > ((uint32_t)DMA1_Channel7))? \
- (DMA2->ISR & (__FLAG__)) : (DMA1->ISR & (__FLAG__)))
- /**
- * @brief Clear the DMA Channel pending flags.
- * @param __HANDLE__: DMA handle
- * @param __FLAG__: specifies the flag to clear.
- * This parameter can be any combination of the following values:
- * @arg DMA_FLAG_TCx: Transfer complete flag
- * @arg DMA_FLAG_HTx: Half transfer complete flag
- * @arg DMA_FLAG_TEx: Transfer error flag
- * @arg DMA_FLAG_GLx: Global interrupt flag
- * Where x can be from 1 to 7 to select the DMA Channel x flag.
- * @retval None
- */
- #define __HAL_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) (((uint32_t)((__HANDLE__)->Instance) > ((uint32_t)DMA1_Channel7))? \
- (DMA2->IFCR = (__FLAG__)) : (DMA1->IFCR = (__FLAG__)))
- /**
- * @brief Enable the specified DMA Channel interrupts.
- * @param __HANDLE__: DMA handle
- * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
- * This parameter can be any combination of the following values:
- * @arg DMA_IT_TC: Transfer complete interrupt mask
- * @arg DMA_IT_HT: Half transfer complete interrupt mask
- * @arg DMA_IT_TE: Transfer error interrupt mask
- * @retval None
- */
- #define __HAL_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR |= (__INTERRUPT__))
- /**
- * @brief Disable the specified DMA Channel interrupts.
- * @param __HANDLE__: DMA handle
- * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
- * This parameter can be any combination of the following values:
- * @arg DMA_IT_TC: Transfer complete interrupt mask
- * @arg DMA_IT_HT: Half transfer complete interrupt mask
- * @arg DMA_IT_TE: Transfer error interrupt mask
- * @retval None
- */
- #define __HAL_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR &= ~(__INTERRUPT__))
- /**
- * @brief Check whether the specified DMA Channel interrupt is enabled or not.
- * @param __HANDLE__: DMA handle
- * @param __INTERRUPT__: specifies the DMA interrupt source to check.
- * This parameter can be one of the following values:
- * @arg DMA_IT_TC: Transfer complete interrupt mask
- * @arg DMA_IT_HT: Half transfer complete interrupt mask
- * @arg DMA_IT_TE: Transfer error interrupt mask
- * @retval The state of DMA_IT (SET or RESET).
- */
- #define __HAL_DMA_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CCR & (__INTERRUPT__)))
- /**
- * @brief Return the number of remaining data units in the current DMA Channel transfer.
- * @param __HANDLE__: DMA handle
- * @retval The number of remaining data units in the current DMA Channel transfer.
- */
- #define __HAL_DMA_GET_COUNTER(__HANDLE__) ((__HANDLE__)->Instance->CNDTR)
- /**
- * @}
- */
- #if defined(DMAMUX1)
- /* Include DMA HAL Extension module */
- #include "stm32l4xx_hal_dma_ex.h"
- #endif /* DMAMUX1 */
- /* Exported functions --------------------------------------------------------*/
- /** @addtogroup DMA_Exported_Functions
- * @{
- */
- /** @addtogroup DMA_Exported_Functions_Group1
- * @{
- */
- /* Initialization and de-initialization functions *****************************/
- HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma);
- HAL_StatusTypeDef HAL_DMA_DeInit (DMA_HandleTypeDef *hdma);
- /**
- * @}
- */
- /** @addtogroup DMA_Exported_Functions_Group2
- * @{
- */
- /* IO operation functions *****************************************************/
- HAL_StatusTypeDef HAL_DMA_Start (DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
- HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
- HAL_StatusTypeDef HAL_DMA_Abort(DMA_HandleTypeDef *hdma);
- HAL_StatusTypeDef HAL_DMA_Abort_IT(DMA_HandleTypeDef *hdma);
- HAL_StatusTypeDef HAL_DMA_PollForTransfer(DMA_HandleTypeDef *hdma, HAL_DMA_LevelCompleteTypeDef CompleteLevel, uint32_t Timeout);
- void HAL_DMA_IRQHandler(DMA_HandleTypeDef *hdma);
- HAL_StatusTypeDef HAL_DMA_RegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID, void (* pCallback)( DMA_HandleTypeDef * _hdma));
- HAL_StatusTypeDef HAL_DMA_UnRegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID);
- /**
- * @}
- */
- /** @addtogroup DMA_Exported_Functions_Group3
- * @{
- */
- /* Peripheral State and Error functions ***************************************/
- HAL_DMA_StateTypeDef HAL_DMA_GetState(DMA_HandleTypeDef *hdma);
- uint32_t HAL_DMA_GetError(DMA_HandleTypeDef *hdma);
- /**
- * @}
- */
- /**
- * @}
- */
- /* Private macros ------------------------------------------------------------*/
- /** @defgroup DMA_Private_Macros DMA Private Macros
- * @{
- */
- #define IS_DMA_DIRECTION(DIRECTION) (((DIRECTION) == DMA_PERIPH_TO_MEMORY ) || \
- ((DIRECTION) == DMA_MEMORY_TO_PERIPH) || \
- ((DIRECTION) == DMA_MEMORY_TO_MEMORY))
- #define IS_DMA_BUFFER_SIZE(SIZE) (((SIZE) >= 0x1) && ((SIZE) < 0x10000))
- #define IS_DMA_PERIPHERAL_INC_STATE(STATE) (((STATE) == DMA_PINC_ENABLE) || \
- ((STATE) == DMA_PINC_DISABLE))
- #define IS_DMA_MEMORY_INC_STATE(STATE) (((STATE) == DMA_MINC_ENABLE) || \
- ((STATE) == DMA_MINC_DISABLE))
- #if !defined (DMAMUX1)
- #define IS_DMA_ALL_REQUEST(REQUEST) (((REQUEST) == DMA_REQUEST_0) || \
- ((REQUEST) == DMA_REQUEST_1) || \
- ((REQUEST) == DMA_REQUEST_2) || \
- ((REQUEST) == DMA_REQUEST_3) || \
- ((REQUEST) == DMA_REQUEST_4) || \
- ((REQUEST) == DMA_REQUEST_5) || \
- ((REQUEST) == DMA_REQUEST_6) || \
- ((REQUEST) == DMA_REQUEST_7))
- #endif
- #if defined(DMAMUX1)
- #define IS_DMA_ALL_REQUEST(REQUEST)((REQUEST) <= DMA_REQUEST_HASH_IN)
- #endif /* DMAMUX1 */
- #define IS_DMA_PERIPHERAL_DATA_SIZE(SIZE) (((SIZE) == DMA_PDATAALIGN_BYTE) || \
- ((SIZE) == DMA_PDATAALIGN_HALFWORD) || \
- ((SIZE) == DMA_PDATAALIGN_WORD))
- #define IS_DMA_MEMORY_DATA_SIZE(SIZE) (((SIZE) == DMA_MDATAALIGN_BYTE) || \
- ((SIZE) == DMA_MDATAALIGN_HALFWORD) || \
- ((SIZE) == DMA_MDATAALIGN_WORD ))
- #define IS_DMA_MODE(MODE) (((MODE) == DMA_NORMAL ) || \
- ((MODE) == DMA_CIRCULAR))
- #define IS_DMA_PRIORITY(PRIORITY) (((PRIORITY) == DMA_PRIORITY_LOW ) || \
- ((PRIORITY) == DMA_PRIORITY_MEDIUM) || \
- ((PRIORITY) == DMA_PRIORITY_HIGH) || \
- ((PRIORITY) == DMA_PRIORITY_VERY_HIGH))
- /**
- * @}
- */
- /* Private functions ---------------------------------------------------------*/
- /**
- * @}
- */
- /**
- * @}
- */
- #ifdef __cplusplus
- }
- #endif
- #endif /* __STM32L4xx_HAL_DMA_H */
- /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
|