cmsis_armclang.h 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877
  1. /**************************************************************************//**
  2. * @file cmsis_armclang.h
  3. * @brief CMSIS compiler armclang (Arm Compiler 6) header file
  4. * @version V5.0.4
  5. * @date 10. January 2018
  6. ******************************************************************************/
  7. /*
  8. * Copyright (c) 2009-2018 Arm Limited. All rights reserved.
  9. *
  10. * SPDX-License-Identifier: Apache-2.0
  11. *
  12. * Licensed under the Apache License, Version 2.0 (the License); you may
  13. * not use this file except in compliance with the License.
  14. * You may obtain a copy of the License at
  15. *
  16. * www.apache.org/licenses/LICENSE-2.0
  17. *
  18. * Unless required by applicable law or agreed to in writing, software
  19. * distributed under the License is distributed on an AS IS BASIS, WITHOUT
  20. * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  21. * See the License for the specific language governing permissions and
  22. * limitations under the License.
  23. */
  24. /*lint -esym(9058, IRQn)*/ /* disable MISRA 2012 Rule 2.4 for IRQn */
  25. #ifndef __CMSIS_ARMCLANG_H
  26. #define __CMSIS_ARMCLANG_H
  27. #pragma clang system_header /* treat file as system include file */
  28. #ifndef __ARM_COMPAT_H
  29. #include <arm_compat.h> /* Compatibility header for Arm Compiler 5 intrinsics */
  30. #endif
  31. /* CMSIS compiler specific defines */
  32. #ifndef __ASM
  33. #define __ASM __asm
  34. #endif
  35. #ifndef __INLINE
  36. #define __INLINE __inline
  37. #endif
  38. #ifndef __STATIC_INLINE
  39. #define __STATIC_INLINE static __inline
  40. #endif
  41. #ifndef __STATIC_FORCEINLINE
  42. #define __STATIC_FORCEINLINE __attribute__((always_inline)) static __inline
  43. #endif
  44. #ifndef __NO_RETURN
  45. #define __NO_RETURN __attribute__((__noreturn__))
  46. #endif
  47. #ifndef __USED
  48. #define __USED __attribute__((used))
  49. #endif
  50. #ifndef __WEAK
  51. #define __WEAK __attribute__((weak))
  52. #endif
  53. #ifndef __PACKED
  54. #define __PACKED __attribute__((packed, aligned(1)))
  55. #endif
  56. #ifndef __PACKED_STRUCT
  57. #define __PACKED_STRUCT struct __attribute__((packed, aligned(1)))
  58. #endif
  59. #ifndef __PACKED_UNION
  60. #define __PACKED_UNION union __attribute__((packed, aligned(1)))
  61. #endif
  62. #ifndef __UNALIGNED_UINT32 /* deprecated */
  63. #pragma clang diagnostic push
  64. #pragma clang diagnostic ignored "-Wpacked"
  65. /*lint -esym(9058, T_UINT32)*/ /* disable MISRA 2012 Rule 2.4 for T_UINT32 */
  66. struct __attribute__((packed)) T_UINT32 { uint32_t v; };
  67. #pragma clang diagnostic pop
  68. #define __UNALIGNED_UINT32(x) (((struct T_UINT32 *)(x))->v)
  69. #endif
  70. #ifndef __UNALIGNED_UINT16_WRITE
  71. #pragma clang diagnostic push
  72. #pragma clang diagnostic ignored "-Wpacked"
  73. /*lint -esym(9058, T_UINT16_WRITE)*/ /* disable MISRA 2012 Rule 2.4 for T_UINT16_WRITE */
  74. __PACKED_STRUCT T_UINT16_WRITE { uint16_t v; };
  75. #pragma clang diagnostic pop
  76. #define __UNALIGNED_UINT16_WRITE(addr, val) (void)((((struct T_UINT16_WRITE *)(void *)(addr))->v) = (val))
  77. #endif
  78. #ifndef __UNALIGNED_UINT16_READ
  79. #pragma clang diagnostic push
  80. #pragma clang diagnostic ignored "-Wpacked"
  81. /*lint -esym(9058, T_UINT16_READ)*/ /* disable MISRA 2012 Rule 2.4 for T_UINT16_READ */
  82. __PACKED_STRUCT T_UINT16_READ { uint16_t v; };
  83. #pragma clang diagnostic pop
  84. #define __UNALIGNED_UINT16_READ(addr) (((const struct T_UINT16_READ *)(const void *)(addr))->v)
  85. #endif
  86. #ifndef __UNALIGNED_UINT32_WRITE
  87. #pragma clang diagnostic push
  88. #pragma clang diagnostic ignored "-Wpacked"
  89. /*lint -esym(9058, T_UINT32_WRITE)*/ /* disable MISRA 2012 Rule 2.4 for T_UINT32_WRITE */
  90. __PACKED_STRUCT T_UINT32_WRITE { uint32_t v; };
  91. #pragma clang diagnostic pop
  92. #define __UNALIGNED_UINT32_WRITE(addr, val) (void)((((struct T_UINT32_WRITE *)(void *)(addr))->v) = (val))
  93. #endif
  94. #ifndef __UNALIGNED_UINT32_READ
  95. #pragma clang diagnostic push
  96. #pragma clang diagnostic ignored "-Wpacked"
  97. /*lint -esym(9058, T_UINT32_READ)*/ /* disable MISRA 2012 Rule 2.4 for T_UINT32_READ */
  98. __PACKED_STRUCT T_UINT32_READ { uint32_t v; };
  99. #pragma clang diagnostic pop
  100. #define __UNALIGNED_UINT32_READ(addr) (((const struct T_UINT32_READ *)(const void *)(addr))->v)
  101. #endif
  102. #ifndef __ALIGNED
  103. #define __ALIGNED(x) __attribute__((aligned(x)))
  104. #endif
  105. #ifndef __RESTRICT
  106. #define __RESTRICT __restrict
  107. #endif
  108. /* ########################### Core Function Access ########################### */
  109. /** \ingroup CMSIS_Core_FunctionInterface
  110. \defgroup CMSIS_Core_RegAccFunctions CMSIS Core Register Access Functions
  111. @{
  112. */
  113. /**
  114. \brief Enable IRQ Interrupts
  115. \details Enables IRQ interrupts by clearing the I-bit in the CPSR.
  116. Can only be executed in Privileged modes.
  117. */
  118. /* intrinsic void __enable_irq(); see arm_compat.h */
  119. /**
  120. \brief Disable IRQ Interrupts
  121. \details Disables IRQ interrupts by setting the I-bit in the CPSR.
  122. Can only be executed in Privileged modes.
  123. */
  124. /* intrinsic void __disable_irq(); see arm_compat.h */
  125. /**
  126. \brief Get Control Register
  127. \details Returns the content of the Control Register.
  128. \return Control Register value
  129. */
  130. __STATIC_FORCEINLINE uint32_t __get_CONTROL(void)
  131. {
  132. uint32_t result;
  133. __ASM volatile ("MRS %0, control" : "=r" (result) );
  134. return(result);
  135. }
  136. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  137. /**
  138. \brief Get Control Register (non-secure)
  139. \details Returns the content of the non-secure Control Register when in secure mode.
  140. \return non-secure Control Register value
  141. */
  142. __STATIC_FORCEINLINE uint32_t __TZ_get_CONTROL_NS(void)
  143. {
  144. uint32_t result;
  145. __ASM volatile ("MRS %0, control_ns" : "=r" (result) );
  146. return(result);
  147. }
  148. #endif
  149. /**
  150. \brief Set Control Register
  151. \details Writes the given value to the Control Register.
  152. \param [in] control Control Register value to set
  153. */
  154. __STATIC_FORCEINLINE void __set_CONTROL(uint32_t control)
  155. {
  156. __ASM volatile ("MSR control, %0" : : "r" (control) : "memory");
  157. }
  158. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  159. /**
  160. \brief Set Control Register (non-secure)
  161. \details Writes the given value to the non-secure Control Register when in secure state.
  162. \param [in] control Control Register value to set
  163. */
  164. __STATIC_FORCEINLINE void __TZ_set_CONTROL_NS(uint32_t control)
  165. {
  166. __ASM volatile ("MSR control_ns, %0" : : "r" (control) : "memory");
  167. }
  168. #endif
  169. /**
  170. \brief Get IPSR Register
  171. \details Returns the content of the IPSR Register.
  172. \return IPSR Register value
  173. */
  174. __STATIC_FORCEINLINE uint32_t __get_IPSR(void)
  175. {
  176. uint32_t result;
  177. __ASM volatile ("MRS %0, ipsr" : "=r" (result) );
  178. return(result);
  179. }
  180. /**
  181. \brief Get APSR Register
  182. \details Returns the content of the APSR Register.
  183. \return APSR Register value
  184. */
  185. __STATIC_FORCEINLINE uint32_t __get_APSR(void)
  186. {
  187. uint32_t result;
  188. __ASM volatile ("MRS %0, apsr" : "=r" (result) );
  189. return(result);
  190. }
  191. /**
  192. \brief Get xPSR Register
  193. \details Returns the content of the xPSR Register.
  194. \return xPSR Register value
  195. */
  196. __STATIC_FORCEINLINE uint32_t __get_xPSR(void)
  197. {
  198. uint32_t result;
  199. __ASM volatile ("MRS %0, xpsr" : "=r" (result) );
  200. return(result);
  201. }
  202. /**
  203. \brief Get Process Stack Pointer
  204. \details Returns the current value of the Process Stack Pointer (PSP).
  205. \return PSP Register value
  206. */
  207. __STATIC_FORCEINLINE uint32_t __get_PSP(void)
  208. {
  209. register uint32_t result;
  210. __ASM volatile ("MRS %0, psp" : "=r" (result) );
  211. return(result);
  212. }
  213. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  214. /**
  215. \brief Get Process Stack Pointer (non-secure)
  216. \details Returns the current value of the non-secure Process Stack Pointer (PSP) when in secure state.
  217. \return PSP Register value
  218. */
  219. __STATIC_FORCEINLINE uint32_t __TZ_get_PSP_NS(void)
  220. {
  221. register uint32_t result;
  222. __ASM volatile ("MRS %0, psp_ns" : "=r" (result) );
  223. return(result);
  224. }
  225. #endif
  226. /**
  227. \brief Set Process Stack Pointer
  228. \details Assigns the given value to the Process Stack Pointer (PSP).
  229. \param [in] topOfProcStack Process Stack Pointer value to set
  230. */
  231. __STATIC_FORCEINLINE void __set_PSP(uint32_t topOfProcStack)
  232. {
  233. __ASM volatile ("MSR psp, %0" : : "r" (topOfProcStack) : );
  234. }
  235. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  236. /**
  237. \brief Set Process Stack Pointer (non-secure)
  238. \details Assigns the given value to the non-secure Process Stack Pointer (PSP) when in secure state.
  239. \param [in] topOfProcStack Process Stack Pointer value to set
  240. */
  241. __STATIC_FORCEINLINE void __TZ_set_PSP_NS(uint32_t topOfProcStack)
  242. {
  243. __ASM volatile ("MSR psp_ns, %0" : : "r" (topOfProcStack) : );
  244. }
  245. #endif
  246. /**
  247. \brief Get Main Stack Pointer
  248. \details Returns the current value of the Main Stack Pointer (MSP).
  249. \return MSP Register value
  250. */
  251. __STATIC_FORCEINLINE uint32_t __get_MSP(void)
  252. {
  253. register uint32_t result;
  254. __ASM volatile ("MRS %0, msp" : "=r" (result) );
  255. return(result);
  256. }
  257. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  258. /**
  259. \brief Get Main Stack Pointer (non-secure)
  260. \details Returns the current value of the non-secure Main Stack Pointer (MSP) when in secure state.
  261. \return MSP Register value
  262. */
  263. __STATIC_FORCEINLINE uint32_t __TZ_get_MSP_NS(void)
  264. {
  265. register uint32_t result;
  266. __ASM volatile ("MRS %0, msp_ns" : "=r" (result) );
  267. return(result);
  268. }
  269. #endif
  270. /**
  271. \brief Set Main Stack Pointer
  272. \details Assigns the given value to the Main Stack Pointer (MSP).
  273. \param [in] topOfMainStack Main Stack Pointer value to set
  274. */
  275. __STATIC_FORCEINLINE void __set_MSP(uint32_t topOfMainStack)
  276. {
  277. __ASM volatile ("MSR msp, %0" : : "r" (topOfMainStack) : );
  278. }
  279. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  280. /**
  281. \brief Set Main Stack Pointer (non-secure)
  282. \details Assigns the given value to the non-secure Main Stack Pointer (MSP) when in secure state.
  283. \param [in] topOfMainStack Main Stack Pointer value to set
  284. */
  285. __STATIC_FORCEINLINE void __TZ_set_MSP_NS(uint32_t topOfMainStack)
  286. {
  287. __ASM volatile ("MSR msp_ns, %0" : : "r" (topOfMainStack) : );
  288. }
  289. #endif
  290. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  291. /**
  292. \brief Get Stack Pointer (non-secure)
  293. \details Returns the current value of the non-secure Stack Pointer (SP) when in secure state.
  294. \return SP Register value
  295. */
  296. __STATIC_FORCEINLINE uint32_t __TZ_get_SP_NS(void)
  297. {
  298. register uint32_t result;
  299. __ASM volatile ("MRS %0, sp_ns" : "=r" (result) );
  300. return(result);
  301. }
  302. /**
  303. \brief Set Stack Pointer (non-secure)
  304. \details Assigns the given value to the non-secure Stack Pointer (SP) when in secure state.
  305. \param [in] topOfStack Stack Pointer value to set
  306. */
  307. __STATIC_FORCEINLINE void __TZ_set_SP_NS(uint32_t topOfStack)
  308. {
  309. __ASM volatile ("MSR sp_ns, %0" : : "r" (topOfStack) : );
  310. }
  311. #endif
  312. /**
  313. \brief Get Priority Mask
  314. \details Returns the current state of the priority mask bit from the Priority Mask Register.
  315. \return Priority Mask value
  316. */
  317. __STATIC_FORCEINLINE uint32_t __get_PRIMASK(void)
  318. {
  319. uint32_t result;
  320. __ASM volatile ("MRS %0, primask" : "=r" (result) );
  321. return(result);
  322. }
  323. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  324. /**
  325. \brief Get Priority Mask (non-secure)
  326. \details Returns the current state of the non-secure priority mask bit from the Priority Mask Register when in secure state.
  327. \return Priority Mask value
  328. */
  329. __STATIC_FORCEINLINE uint32_t __TZ_get_PRIMASK_NS(void)
  330. {
  331. uint32_t result;
  332. __ASM volatile ("MRS %0, primask_ns" : "=r" (result) );
  333. return(result);
  334. }
  335. #endif
  336. /**
  337. \brief Set Priority Mask
  338. \details Assigns the given value to the Priority Mask Register.
  339. \param [in] priMask Priority Mask
  340. */
  341. __STATIC_FORCEINLINE void __set_PRIMASK(uint32_t priMask)
  342. {
  343. __ASM volatile ("MSR primask, %0" : : "r" (priMask) : "memory");
  344. }
  345. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  346. /**
  347. \brief Set Priority Mask (non-secure)
  348. \details Assigns the given value to the non-secure Priority Mask Register when in secure state.
  349. \param [in] priMask Priority Mask
  350. */
  351. __STATIC_FORCEINLINE void __TZ_set_PRIMASK_NS(uint32_t priMask)
  352. {
  353. __ASM volatile ("MSR primask_ns, %0" : : "r" (priMask) : "memory");
  354. }
  355. #endif
  356. #if ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
  357. (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
  358. (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) )
  359. /**
  360. \brief Enable FIQ
  361. \details Enables FIQ interrupts by clearing the F-bit in the CPSR.
  362. Can only be executed in Privileged modes.
  363. */
  364. #define __enable_fault_irq __enable_fiq /* see arm_compat.h */
  365. /**
  366. \brief Disable FIQ
  367. \details Disables FIQ interrupts by setting the F-bit in the CPSR.
  368. Can only be executed in Privileged modes.
  369. */
  370. #define __disable_fault_irq __disable_fiq /* see arm_compat.h */
  371. /**
  372. \brief Get Base Priority
  373. \details Returns the current value of the Base Priority register.
  374. \return Base Priority register value
  375. */
  376. __STATIC_FORCEINLINE uint32_t __get_BASEPRI(void)
  377. {
  378. uint32_t result;
  379. __ASM volatile ("MRS %0, basepri" : "=r" (result) );
  380. return(result);
  381. }
  382. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  383. /**
  384. \brief Get Base Priority (non-secure)
  385. \details Returns the current value of the non-secure Base Priority register when in secure state.
  386. \return Base Priority register value
  387. */
  388. __STATIC_FORCEINLINE uint32_t __TZ_get_BASEPRI_NS(void)
  389. {
  390. uint32_t result;
  391. __ASM volatile ("MRS %0, basepri_ns" : "=r" (result) );
  392. return(result);
  393. }
  394. #endif
  395. /**
  396. \brief Set Base Priority
  397. \details Assigns the given value to the Base Priority register.
  398. \param [in] basePri Base Priority value to set
  399. */
  400. __STATIC_FORCEINLINE void __set_BASEPRI(uint32_t basePri)
  401. {
  402. __ASM volatile ("MSR basepri, %0" : : "r" (basePri) : "memory");
  403. }
  404. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  405. /**
  406. \brief Set Base Priority (non-secure)
  407. \details Assigns the given value to the non-secure Base Priority register when in secure state.
  408. \param [in] basePri Base Priority value to set
  409. */
  410. __STATIC_FORCEINLINE void __TZ_set_BASEPRI_NS(uint32_t basePri)
  411. {
  412. __ASM volatile ("MSR basepri_ns, %0" : : "r" (basePri) : "memory");
  413. }
  414. #endif
  415. /**
  416. \brief Set Base Priority with condition
  417. \details Assigns the given value to the Base Priority register only if BASEPRI masking is disabled,
  418. or the new value increases the BASEPRI priority level.
  419. \param [in] basePri Base Priority value to set
  420. */
  421. __STATIC_FORCEINLINE void __set_BASEPRI_MAX(uint32_t basePri)
  422. {
  423. __ASM volatile ("MSR basepri_max, %0" : : "r" (basePri) : "memory");
  424. }
  425. /**
  426. \brief Get Fault Mask
  427. \details Returns the current value of the Fault Mask register.
  428. \return Fault Mask register value
  429. */
  430. __STATIC_FORCEINLINE uint32_t __get_FAULTMASK(void)
  431. {
  432. uint32_t result;
  433. __ASM volatile ("MRS %0, faultmask" : "=r" (result) );
  434. return(result);
  435. }
  436. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  437. /**
  438. \brief Get Fault Mask (non-secure)
  439. \details Returns the current value of the non-secure Fault Mask register when in secure state.
  440. \return Fault Mask register value
  441. */
  442. __STATIC_FORCEINLINE uint32_t __TZ_get_FAULTMASK_NS(void)
  443. {
  444. uint32_t result;
  445. __ASM volatile ("MRS %0, faultmask_ns" : "=r" (result) );
  446. return(result);
  447. }
  448. #endif
  449. /**
  450. \brief Set Fault Mask
  451. \details Assigns the given value to the Fault Mask register.
  452. \param [in] faultMask Fault Mask value to set
  453. */
  454. __STATIC_FORCEINLINE void __set_FAULTMASK(uint32_t faultMask)
  455. {
  456. __ASM volatile ("MSR faultmask, %0" : : "r" (faultMask) : "memory");
  457. }
  458. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  459. /**
  460. \brief Set Fault Mask (non-secure)
  461. \details Assigns the given value to the non-secure Fault Mask register when in secure state.
  462. \param [in] faultMask Fault Mask value to set
  463. */
  464. __STATIC_FORCEINLINE void __TZ_set_FAULTMASK_NS(uint32_t faultMask)
  465. {
  466. __ASM volatile ("MSR faultmask_ns, %0" : : "r" (faultMask) : "memory");
  467. }
  468. #endif
  469. #endif /* ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
  470. (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
  471. (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) ) */
  472. #if ((defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
  473. (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) )
  474. /**
  475. \brief Get Process Stack Pointer Limit
  476. Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
  477. Stack Pointer Limit register hence zero is returned always in non-secure
  478. mode.
  479. \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
  480. \return PSPLIM Register value
  481. */
  482. __STATIC_FORCEINLINE uint32_t __get_PSPLIM(void)
  483. {
  484. #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
  485. (!defined (__ARM_FEATURE_CMSE) || (__ARM_FEATURE_CMSE < 3)))
  486. // without main extensions, the non-secure PSPLIM is RAZ/WI
  487. return 0U;
  488. #else
  489. register uint32_t result;
  490. __ASM volatile ("MRS %0, psplim" : "=r" (result) );
  491. return result;
  492. #endif
  493. }
  494. #if (defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3))
  495. /**
  496. \brief Get Process Stack Pointer Limit (non-secure)
  497. Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
  498. Stack Pointer Limit register hence zero is returned always in non-secure
  499. mode.
  500. \details Returns the current value of the non-secure Process Stack Pointer Limit (PSPLIM) when in secure state.
  501. \return PSPLIM Register value
  502. */
  503. __STATIC_FORCEINLINE uint32_t __TZ_get_PSPLIM_NS(void)
  504. {
  505. #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)))
  506. // without main extensions, the non-secure PSPLIM is RAZ/WI
  507. return 0U;
  508. #else
  509. register uint32_t result;
  510. __ASM volatile ("MRS %0, psplim_ns" : "=r" (result) );
  511. return result;
  512. #endif
  513. }
  514. #endif
  515. /**
  516. \brief Set Process Stack Pointer Limit
  517. Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
  518. Stack Pointer Limit register hence the write is silently ignored in non-secure
  519. mode.
  520. \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
  521. \param [in] ProcStackPtrLimit Process Stack Pointer Limit value to set
  522. */
  523. __STATIC_FORCEINLINE void __set_PSPLIM(uint32_t ProcStackPtrLimit)
  524. {
  525. #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
  526. (!defined (__ARM_FEATURE_CMSE) || (__ARM_FEATURE_CMSE < 3)))
  527. // without main extensions, the non-secure PSPLIM is RAZ/WI
  528. (void)ProcStackPtrLimit;
  529. #else
  530. __ASM volatile ("MSR psplim, %0" : : "r" (ProcStackPtrLimit));
  531. #endif
  532. }
  533. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  534. /**
  535. \brief Set Process Stack Pointer (non-secure)
  536. Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
  537. Stack Pointer Limit register hence the write is silently ignored in non-secure
  538. mode.
  539. \details Assigns the given value to the non-secure Process Stack Pointer Limit (PSPLIM) when in secure state.
  540. \param [in] ProcStackPtrLimit Process Stack Pointer Limit value to set
  541. */
  542. __STATIC_FORCEINLINE void __TZ_set_PSPLIM_NS(uint32_t ProcStackPtrLimit)
  543. {
  544. #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)))
  545. // without main extensions, the non-secure PSPLIM is RAZ/WI
  546. (void)ProcStackPtrLimit;
  547. #else
  548. __ASM volatile ("MSR psplim_ns, %0\n" : : "r" (ProcStackPtrLimit));
  549. #endif
  550. }
  551. #endif
  552. /**
  553. \brief Get Main Stack Pointer Limit
  554. Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
  555. Stack Pointer Limit register hence zero is returned always.
  556. \details Returns the current value of the Main Stack Pointer Limit (MSPLIM).
  557. \return MSPLIM Register value
  558. */
  559. __STATIC_FORCEINLINE uint32_t __get_MSPLIM(void)
  560. {
  561. #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
  562. (!defined (__ARM_FEATURE_CMSE) || (__ARM_FEATURE_CMSE < 3)))
  563. // without main extensions, the non-secure MSPLIM is RAZ/WI
  564. return 0U;
  565. #else
  566. register uint32_t result;
  567. __ASM volatile ("MRS %0, msplim" : "=r" (result) );
  568. return result;
  569. #endif
  570. }
  571. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  572. /**
  573. \brief Get Main Stack Pointer Limit (non-secure)
  574. Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
  575. Stack Pointer Limit register hence zero is returned always.
  576. \details Returns the current value of the non-secure Main Stack Pointer Limit(MSPLIM) when in secure state.
  577. \return MSPLIM Register value
  578. */
  579. __STATIC_FORCEINLINE uint32_t __TZ_get_MSPLIM_NS(void)
  580. {
  581. #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)))
  582. // without main extensions, the non-secure MSPLIM is RAZ/WI
  583. return 0U;
  584. #else
  585. register uint32_t result;
  586. __ASM volatile ("MRS %0, msplim_ns" : "=r" (result) );
  587. return result;
  588. #endif
  589. }
  590. #endif
  591. /**
  592. \brief Set Main Stack Pointer Limit
  593. Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
  594. Stack Pointer Limit register hence the write is silently ignored.
  595. \details Assigns the given value to the Main Stack Pointer Limit (MSPLIM).
  596. \param [in] MainStackPtrLimit Main Stack Pointer Limit value to set
  597. */
  598. __STATIC_FORCEINLINE void __set_MSPLIM(uint32_t MainStackPtrLimit)
  599. {
  600. #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
  601. (!defined (__ARM_FEATURE_CMSE) || (__ARM_FEATURE_CMSE < 3)))
  602. // without main extensions, the non-secure MSPLIM is RAZ/WI
  603. (void)MainStackPtrLimit;
  604. #else
  605. __ASM volatile ("MSR msplim, %0" : : "r" (MainStackPtrLimit));
  606. #endif
  607. }
  608. #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
  609. /**
  610. \brief Set Main Stack Pointer Limit (non-secure)
  611. Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
  612. Stack Pointer Limit register hence the write is silently ignored.
  613. \details Assigns the given value to the non-secure Main Stack Pointer Limit (MSPLIM) when in secure state.
  614. \param [in] MainStackPtrLimit Main Stack Pointer value to set
  615. */
  616. __STATIC_FORCEINLINE void __TZ_set_MSPLIM_NS(uint32_t MainStackPtrLimit)
  617. {
  618. #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)))
  619. // without main extensions, the non-secure MSPLIM is RAZ/WI
  620. (void)MainStackPtrLimit;
  621. #else
  622. __ASM volatile ("MSR msplim_ns, %0" : : "r" (MainStackPtrLimit));
  623. #endif
  624. }
  625. #endif
  626. #endif /* ((defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
  627. (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) ) */
  628. #if ((defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
  629. (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) )
  630. /**
  631. \brief Get FPSCR
  632. \details Returns the current value of the Floating Point Status/Control register.
  633. \return Floating Point Status/Control register value
  634. */
  635. #if ((defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)) && \
  636. (defined (__FPU_USED ) && (__FPU_USED == 1U)) )
  637. #define __get_FPSCR (uint32_t)__builtin_arm_get_fpscr
  638. #else
  639. #define __get_FPSCR() ((uint32_t)0U)
  640. #endif
  641. /**
  642. \brief Set FPSCR
  643. \details Assigns the given value to the Floating Point Status/Control register.
  644. \param [in] fpscr Floating Point Status/Control value to set
  645. */
  646. #if ((defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)) && \
  647. (defined (__FPU_USED ) && (__FPU_USED == 1U)) )
  648. #define __set_FPSCR __builtin_arm_set_fpscr
  649. #else
  650. #define __set_FPSCR(x) ((void)(x))
  651. #endif
  652. #endif /* ((defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
  653. (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) ) */
  654. /*@} end of CMSIS_Core_RegAccFunctions */
  655. /* ########################## Core Instruction Access ######################### */
  656. /** \defgroup CMSIS_Core_InstructionInterface CMSIS Core Instruction Interface
  657. Access to dedicated instructions
  658. @{
  659. */
  660. /* Define macros for porting to both thumb1 and thumb2.
  661. * For thumb1, use low register (r0-r7), specified by constraint "l"
  662. * Otherwise, use general registers, specified by constraint "r" */
  663. #if defined (__thumb__) && !defined (__thumb2__)
  664. #define __CMSIS_GCC_OUT_REG(r) "=l" (r)
  665. #define __CMSIS_GCC_USE_REG(r) "l" (r)
  666. #else
  667. #define __CMSIS_GCC_OUT_REG(r) "=r" (r)
  668. #define __CMSIS_GCC_USE_REG(r) "r" (r)
  669. #endif
  670. /**
  671. \brief No Operation
  672. \details No Operation does nothing. This instruction can be used for code alignment purposes.
  673. */
  674. #define __NOP __builtin_arm_nop
  675. /**
  676. \brief Wait For Interrupt
  677. \details Wait For Interrupt is a hint instruction that suspends execution until one of a number of events occurs.
  678. */
  679. #define __WFI __builtin_arm_wfi
  680. /**
  681. \brief Wait For Event
  682. \details Wait For Event is a hint instruction that permits the processor to enter
  683. a low-power state until one of a number of events occurs.
  684. */
  685. #define __WFE __builtin_arm_wfe
  686. /**
  687. \brief Send Event
  688. \details Send Event is a hint instruction. It causes an event to be signaled to the CPU.
  689. */
  690. #define __SEV __builtin_arm_sev
  691. /**
  692. \brief Instruction Synchronization Barrier
  693. \details Instruction Synchronization Barrier flushes the pipeline in the processor,
  694. so that all instructions following the ISB are fetched from cache or memory,
  695. after the instruction has been completed.
  696. */
  697. #define __ISB() __builtin_arm_isb(0xF);
  698. /**
  699. \brief Data Synchronization Barrier
  700. \details Acts as a special kind of Data Memory Barrier.
  701. It completes when all explicit memory accesses before this instruction complete.
  702. */
  703. #define __DSB() __builtin_arm_dsb(0xF);
  704. /**
  705. \brief Data Memory Barrier
  706. \details Ensures the apparent order of the explicit memory operations before
  707. and after the instruction, without ensuring their completion.
  708. */
  709. #define __DMB() __builtin_arm_dmb(0xF);
  710. /**
  711. \brief Reverse byte order (32 bit)
  712. \details Reverses the byte order in unsigned integer value. For example, 0x12345678 becomes 0x78563412.
  713. \param [in] value Value to reverse
  714. \return Reversed value
  715. */
  716. #define __REV(value) __builtin_bswap32(value)
  717. /**
  718. \brief Reverse byte order (16 bit)
  719. \details Reverses the byte order within each halfword of a word. For example, 0x12345678 becomes 0x34127856.
  720. \param [in] value Value to reverse
  721. \return Reversed value
  722. */
  723. #define __REV16(value) __ROR(__REV(value), 16)
  724. /**
  725. \brief Reverse byte order (16 bit)
  726. \details Reverses the byte order in a 16-bit value and returns the signed 16-bit result. For example, 0x0080 becomes 0x8000.
  727. \param [in] value Value to reverse
  728. \return Reversed value
  729. */
  730. #define __REVSH(value) (int16_t)__builtin_bswap16(value)
  731. /**
  732. \brief Rotate Right in unsigned value (32 bit)
  733. \details Rotate Right (immediate) provides the value of the contents of a register rotated by a variable number of bits.
  734. \param [in] op1 Value to rotate
  735. \param [in] op2 Number of Bits to rotate
  736. \return Rotated value
  737. */
  738. __STATIC_FORCEINLINE uint32_t __ROR(uint32_t op1, uint32_t op2)
  739. {
  740. op2 %= 32U;
  741. if (op2 == 0U)
  742. {
  743. return op1;
  744. }
  745. return (op1 >> op2) | (op1 << (32U - op2));
  746. }
  747. /**
  748. \brief Breakpoint
  749. \details Causes the processor to enter Debug state.
  750. Debug tools can use this to investigate system state when the instruction at a particular address is reached.
  751. \param [in] value is ignored by the processor.
  752. If required, a debugger can use it to store additional information about the breakpoint.
  753. */
  754. #define __BKPT(value) __ASM volatile ("bkpt "#value)
  755. /**
  756. \brief Reverse bit order of value
  757. \details Reverses the bit order of the given value.
  758. \param [in] value Value to reverse
  759. \return Reversed value
  760. */
  761. #define __RBIT __builtin_arm_rbit
  762. /**
  763. \brief Count leading zeros
  764. \details Counts the number of leading zeros of a data value.
  765. \param [in] value Value to count the leading zeros
  766. \return number of leading zeros in value
  767. */
  768. #define __CLZ (uint8_t)__builtin_clz
  769. #if ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
  770. (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
  771. (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
  772. (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) )
  773. /**
  774. \brief LDR Exclusive (8 bit)
  775. \details Executes a exclusive LDR instruction for 8 bit value.
  776. \param [in] ptr Pointer to data
  777. \return value of type uint8_t at (*ptr)
  778. */
  779. #define __LDREXB (uint8_t)__builtin_arm_ldrex
  780. /**
  781. \brief LDR Exclusive (16 bit)
  782. \details Executes a exclusive LDR instruction for 16 bit values.
  783. \param [in] ptr Pointer to data
  784. \return value of type uint16_t at (*ptr)
  785. */
  786. #define __LDREXH (uint16_t)__builtin_arm_ldrex
  787. /**
  788. \brief LDR Exclusive (32 bit)
  789. \details Executes a exclusive LDR instruction for 32 bit values.
  790. \param [in] ptr Pointer to data
  791. \return value of type uint32_t at (*ptr)
  792. */
  793. #define __LDREXW (uint32_t)__builtin_arm_ldrex
  794. /**
  795. \brief STR Exclusive (8 bit)
  796. \details Executes a exclusive STR instruction for 8 bit values.
  797. \param [in] value Value to store
  798. \param [in] ptr Pointer to location
  799. \return 0 Function succeeded
  800. \return 1 Function failed
  801. */
  802. #define __STREXB (uint32_t)__builtin_arm_strex
  803. /**
  804. \brief STR Exclusive (16 bit)
  805. \details Executes a exclusive STR instruction for 16 bit values.
  806. \param [in] value Value to store
  807. \param [in] ptr Pointer to location
  808. \return 0 Function succeeded
  809. \return 1 Function failed
  810. */
  811. #define __STREXH (uint32_t)__builtin_arm_strex
  812. /**
  813. \brief STR Exclusive (32 bit)
  814. \details Executes a exclusive STR instruction for 32 bit values.
  815. \param [in] value Value to store
  816. \param [in] ptr Pointer to location
  817. \return 0 Function succeeded
  818. \return 1 Function failed
  819. */
  820. #define __STREXW (uint32_t)__builtin_arm_strex
  821. /**
  822. \brief Remove the exclusive lock
  823. \details Removes the exclusive lock which is created by LDREX.
  824. */
  825. #define __CLREX __builtin_arm_clrex
  826. #endif /* ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
  827. (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
  828. (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
  829. (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) ) */
  830. #if ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
  831. (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
  832. (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) )
  833. /**
  834. \brief Signed Saturate
  835. \details Saturates a signed value.
  836. \param [in] value Value to be saturated
  837. \param [in] sat Bit position to saturate to (1..32)
  838. \return Saturated value
  839. */
  840. #define __SSAT __builtin_arm_ssat
  841. /**
  842. \brief Unsigned Saturate
  843. \details Saturates an unsigned value.
  844. \param [in] value Value to be saturated
  845. \param [in] sat Bit position to saturate to (0..31)
  846. \return Saturated value
  847. */
  848. #define __USAT __builtin_arm_usat
  849. /**
  850. \brief Rotate Right with Extend (32 bit)
  851. \details Moves each bit of a bitstring right by one bit.
  852. The carry input is shifted in at the left end of the bitstring.
  853. \param [in] value Value to rotate
  854. \return Rotated value
  855. */
  856. __STATIC_FORCEINLINE uint32_t __RRX(uint32_t value)
  857. {
  858. uint32_t result;
  859. __ASM volatile ("rrx %0, %1" : __CMSIS_GCC_OUT_REG (result) : __CMSIS_GCC_USE_REG (value) );
  860. return(result);
  861. }
  862. /**
  863. \brief LDRT Unprivileged (8 bit)
  864. \details Executes a Unprivileged LDRT instruction for 8 bit value.
  865. \param [in] ptr Pointer to data
  866. \return value of type uint8_t at (*ptr)
  867. */
  868. __STATIC_FORCEINLINE uint8_t __LDRBT(volatile uint8_t *ptr)
  869. {
  870. uint32_t result;
  871. __ASM volatile ("ldrbt %0, %1" : "=r" (result) : "Q" (*ptr) );
  872. return ((uint8_t) result); /* Add explicit type cast here */
  873. }
  874. /**
  875. \brief LDRT Unprivileged (16 bit)
  876. \details Executes a Unprivileged LDRT instruction for 16 bit values.
  877. \param [in] ptr Pointer to data
  878. \return value of type uint16_t at (*ptr)
  879. */
  880. __STATIC_FORCEINLINE uint16_t __LDRHT(volatile uint16_t *ptr)
  881. {
  882. uint32_t result;
  883. __ASM volatile ("ldrht %0, %1" : "=r" (result) : "Q" (*ptr) );
  884. return ((uint16_t) result); /* Add explicit type cast here */
  885. }
  886. /**
  887. \brief LDRT Unprivileged (32 bit)
  888. \details Executes a Unprivileged LDRT instruction for 32 bit values.
  889. \param [in] ptr Pointer to data
  890. \return value of type uint32_t at (*ptr)
  891. */
  892. __STATIC_FORCEINLINE uint32_t __LDRT(volatile uint32_t *ptr)
  893. {
  894. uint32_t result;
  895. __ASM volatile ("ldrt %0, %1" : "=r" (result) : "Q" (*ptr) );
  896. return(result);
  897. }
  898. /**
  899. \brief STRT Unprivileged (8 bit)
  900. \details Executes a Unprivileged STRT instruction for 8 bit values.
  901. \param [in] value Value to store
  902. \param [in] ptr Pointer to location
  903. */
  904. __STATIC_FORCEINLINE void __STRBT(uint8_t value, volatile uint8_t *ptr)
  905. {
  906. __ASM volatile ("strbt %1, %0" : "=Q" (*ptr) : "r" ((uint32_t)value) );
  907. }
  908. /**
  909. \brief STRT Unprivileged (16 bit)
  910. \details Executes a Unprivileged STRT instruction for 16 bit values.
  911. \param [in] value Value to store
  912. \param [in] ptr Pointer to location
  913. */
  914. __STATIC_FORCEINLINE void __STRHT(uint16_t value, volatile uint16_t *ptr)
  915. {
  916. __ASM volatile ("strht %1, %0" : "=Q" (*ptr) : "r" ((uint32_t)value) );
  917. }
  918. /**
  919. \brief STRT Unprivileged (32 bit)
  920. \details Executes a Unprivileged STRT instruction for 32 bit values.
  921. \param [in] value Value to store
  922. \param [in] ptr Pointer to location
  923. */
  924. __STATIC_FORCEINLINE void __STRT(uint32_t value, volatile uint32_t *ptr)
  925. {
  926. __ASM volatile ("strt %1, %0" : "=Q" (*ptr) : "r" (value) );
  927. }
  928. #else /* ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
  929. (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
  930. (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) ) */
  931. /**
  932. \brief Signed Saturate
  933. \details Saturates a signed value.
  934. \param [in] value Value to be saturated
  935. \param [in] sat Bit position to saturate to (1..32)
  936. \return Saturated value
  937. */
  938. __STATIC_FORCEINLINE int32_t __SSAT(int32_t val, uint32_t sat)
  939. {
  940. if ((sat >= 1U) && (sat <= 32U))
  941. {
  942. const int32_t max = (int32_t)((1U << (sat - 1U)) - 1U);
  943. const int32_t min = -1 - max ;
  944. if (val > max)
  945. {
  946. return max;
  947. }
  948. else if (val < min)
  949. {
  950. return min;
  951. }
  952. }
  953. return val;
  954. }
  955. /**
  956. \brief Unsigned Saturate
  957. \details Saturates an unsigned value.
  958. \param [in] value Value to be saturated
  959. \param [in] sat Bit position to saturate to (0..31)
  960. \return Saturated value
  961. */
  962. __STATIC_FORCEINLINE uint32_t __USAT(int32_t val, uint32_t sat)
  963. {
  964. if (sat <= 31U)
  965. {
  966. const uint32_t max = ((1U << sat) - 1U);
  967. if (val > (int32_t)max)
  968. {
  969. return max;
  970. }
  971. else if (val < 0)
  972. {
  973. return 0U;
  974. }
  975. }
  976. return (uint32_t)val;
  977. }
  978. #endif /* ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
  979. (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
  980. (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) ) */
  981. #if ((defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
  982. (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) )
  983. /**
  984. \brief Load-Acquire (8 bit)
  985. \details Executes a LDAB instruction for 8 bit value.
  986. \param [in] ptr Pointer to data
  987. \return value of type uint8_t at (*ptr)
  988. */
  989. __STATIC_FORCEINLINE uint8_t __LDAB(volatile uint8_t *ptr)
  990. {
  991. uint32_t result;
  992. __ASM volatile ("ldab %0, %1" : "=r" (result) : "Q" (*ptr) );
  993. return ((uint8_t) result);
  994. }
  995. /**
  996. \brief Load-Acquire (16 bit)
  997. \details Executes a LDAH instruction for 16 bit values.
  998. \param [in] ptr Pointer to data
  999. \return value of type uint16_t at (*ptr)
  1000. */
  1001. __STATIC_FORCEINLINE uint16_t __LDAH(volatile uint16_t *ptr)
  1002. {
  1003. uint32_t result;
  1004. __ASM volatile ("ldah %0, %1" : "=r" (result) : "Q" (*ptr) );
  1005. return ((uint16_t) result);
  1006. }
  1007. /**
  1008. \brief Load-Acquire (32 bit)
  1009. \details Executes a LDA instruction for 32 bit values.
  1010. \param [in] ptr Pointer to data
  1011. \return value of type uint32_t at (*ptr)
  1012. */
  1013. __STATIC_FORCEINLINE uint32_t __LDA(volatile uint32_t *ptr)
  1014. {
  1015. uint32_t result;
  1016. __ASM volatile ("lda %0, %1" : "=r" (result) : "Q" (*ptr) );
  1017. return(result);
  1018. }
  1019. /**
  1020. \brief Store-Release (8 bit)
  1021. \details Executes a STLB instruction for 8 bit values.
  1022. \param [in] value Value to store
  1023. \param [in] ptr Pointer to location
  1024. */
  1025. __STATIC_FORCEINLINE void __STLB(uint8_t value, volatile uint8_t *ptr)
  1026. {
  1027. __ASM volatile ("stlb %1, %0" : "=Q" (*ptr) : "r" ((uint32_t)value) );
  1028. }
  1029. /**
  1030. \brief Store-Release (16 bit)
  1031. \details Executes a STLH instruction for 16 bit values.
  1032. \param [in] value Value to store
  1033. \param [in] ptr Pointer to location
  1034. */
  1035. __STATIC_FORCEINLINE void __STLH(uint16_t value, volatile uint16_t *ptr)
  1036. {
  1037. __ASM volatile ("stlh %1, %0" : "=Q" (*ptr) : "r" ((uint32_t)value) );
  1038. }
  1039. /**
  1040. \brief Store-Release (32 bit)
  1041. \details Executes a STL instruction for 32 bit values.
  1042. \param [in] value Value to store
  1043. \param [in] ptr Pointer to location
  1044. */
  1045. __STATIC_FORCEINLINE void __STL(uint32_t value, volatile uint32_t *ptr)
  1046. {
  1047. __ASM volatile ("stl %1, %0" : "=Q" (*ptr) : "r" ((uint32_t)value) );
  1048. }
  1049. /**
  1050. \brief Load-Acquire Exclusive (8 bit)
  1051. \details Executes a LDAB exclusive instruction for 8 bit value.
  1052. \param [in] ptr Pointer to data
  1053. \return value of type uint8_t at (*ptr)
  1054. */
  1055. #define __LDAEXB (uint8_t)__builtin_arm_ldaex
  1056. /**
  1057. \brief Load-Acquire Exclusive (16 bit)
  1058. \details Executes a LDAH exclusive instruction for 16 bit values.
  1059. \param [in] ptr Pointer to data
  1060. \return value of type uint16_t at (*ptr)
  1061. */
  1062. #define __LDAEXH (uint16_t)__builtin_arm_ldaex
  1063. /**
  1064. \brief Load-Acquire Exclusive (32 bit)
  1065. \details Executes a LDA exclusive instruction for 32 bit values.
  1066. \param [in] ptr Pointer to data
  1067. \return value of type uint32_t at (*ptr)
  1068. */
  1069. #define __LDAEX (uint32_t)__builtin_arm_ldaex
  1070. /**
  1071. \brief Store-Release Exclusive (8 bit)
  1072. \details Executes a STLB exclusive instruction for 8 bit values.
  1073. \param [in] value Value to store
  1074. \param [in] ptr Pointer to location
  1075. \return 0 Function succeeded
  1076. \return 1 Function failed
  1077. */
  1078. #define __STLEXB (uint32_t)__builtin_arm_stlex
  1079. /**
  1080. \brief Store-Release Exclusive (16 bit)
  1081. \details Executes a STLH exclusive instruction for 16 bit values.
  1082. \param [in] value Value to store
  1083. \param [in] ptr Pointer to location
  1084. \return 0 Function succeeded
  1085. \return 1 Function failed
  1086. */
  1087. #define __STLEXH (uint32_t)__builtin_arm_stlex
  1088. /**
  1089. \brief Store-Release Exclusive (32 bit)
  1090. \details Executes a STL exclusive instruction for 32 bit values.
  1091. \param [in] value Value to store
  1092. \param [in] ptr Pointer to location
  1093. \return 0 Function succeeded
  1094. \return 1 Function failed
  1095. */
  1096. #define __STLEX (uint32_t)__builtin_arm_stlex
  1097. #endif /* ((defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
  1098. (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) ) */
  1099. /*@}*/ /* end of group CMSIS_Core_InstructionInterface */
  1100. /* ################### Compiler specific Intrinsics ########################### */
  1101. /** \defgroup CMSIS_SIMD_intrinsics CMSIS SIMD Intrinsics
  1102. Access to dedicated SIMD instructions
  1103. @{
  1104. */
  1105. #if (defined (__ARM_FEATURE_DSP) && (__ARM_FEATURE_DSP == 1))
  1106. __STATIC_FORCEINLINE uint32_t __SADD8(uint32_t op1, uint32_t op2)
  1107. {
  1108. uint32_t result;
  1109. __ASM volatile ("sadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1110. return(result);
  1111. }
  1112. __STATIC_FORCEINLINE uint32_t __QADD8(uint32_t op1, uint32_t op2)
  1113. {
  1114. uint32_t result;
  1115. __ASM volatile ("qadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1116. return(result);
  1117. }
  1118. __STATIC_FORCEINLINE uint32_t __SHADD8(uint32_t op1, uint32_t op2)
  1119. {
  1120. uint32_t result;
  1121. __ASM volatile ("shadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1122. return(result);
  1123. }
  1124. __STATIC_FORCEINLINE uint32_t __UADD8(uint32_t op1, uint32_t op2)
  1125. {
  1126. uint32_t result;
  1127. __ASM volatile ("uadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1128. return(result);
  1129. }
  1130. __STATIC_FORCEINLINE uint32_t __UQADD8(uint32_t op1, uint32_t op2)
  1131. {
  1132. uint32_t result;
  1133. __ASM volatile ("uqadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1134. return(result);
  1135. }
  1136. __STATIC_FORCEINLINE uint32_t __UHADD8(uint32_t op1, uint32_t op2)
  1137. {
  1138. uint32_t result;
  1139. __ASM volatile ("uhadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1140. return(result);
  1141. }
  1142. __STATIC_FORCEINLINE uint32_t __SSUB8(uint32_t op1, uint32_t op2)
  1143. {
  1144. uint32_t result;
  1145. __ASM volatile ("ssub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1146. return(result);
  1147. }
  1148. __STATIC_FORCEINLINE uint32_t __QSUB8(uint32_t op1, uint32_t op2)
  1149. {
  1150. uint32_t result;
  1151. __ASM volatile ("qsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1152. return(result);
  1153. }
  1154. __STATIC_FORCEINLINE uint32_t __SHSUB8(uint32_t op1, uint32_t op2)
  1155. {
  1156. uint32_t result;
  1157. __ASM volatile ("shsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1158. return(result);
  1159. }
  1160. __STATIC_FORCEINLINE uint32_t __USUB8(uint32_t op1, uint32_t op2)
  1161. {
  1162. uint32_t result;
  1163. __ASM volatile ("usub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1164. return(result);
  1165. }
  1166. __STATIC_FORCEINLINE uint32_t __UQSUB8(uint32_t op1, uint32_t op2)
  1167. {
  1168. uint32_t result;
  1169. __ASM volatile ("uqsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1170. return(result);
  1171. }
  1172. __STATIC_FORCEINLINE uint32_t __UHSUB8(uint32_t op1, uint32_t op2)
  1173. {
  1174. uint32_t result;
  1175. __ASM volatile ("uhsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1176. return(result);
  1177. }
  1178. __STATIC_FORCEINLINE uint32_t __SADD16(uint32_t op1, uint32_t op2)
  1179. {
  1180. uint32_t result;
  1181. __ASM volatile ("sadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1182. return(result);
  1183. }
  1184. __STATIC_FORCEINLINE uint32_t __QADD16(uint32_t op1, uint32_t op2)
  1185. {
  1186. uint32_t result;
  1187. __ASM volatile ("qadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1188. return(result);
  1189. }
  1190. __STATIC_FORCEINLINE uint32_t __SHADD16(uint32_t op1, uint32_t op2)
  1191. {
  1192. uint32_t result;
  1193. __ASM volatile ("shadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1194. return(result);
  1195. }
  1196. __STATIC_FORCEINLINE uint32_t __UADD16(uint32_t op1, uint32_t op2)
  1197. {
  1198. uint32_t result;
  1199. __ASM volatile ("uadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1200. return(result);
  1201. }
  1202. __STATIC_FORCEINLINE uint32_t __UQADD16(uint32_t op1, uint32_t op2)
  1203. {
  1204. uint32_t result;
  1205. __ASM volatile ("uqadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1206. return(result);
  1207. }
  1208. __STATIC_FORCEINLINE uint32_t __UHADD16(uint32_t op1, uint32_t op2)
  1209. {
  1210. uint32_t result;
  1211. __ASM volatile ("uhadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1212. return(result);
  1213. }
  1214. __STATIC_FORCEINLINE uint32_t __SSUB16(uint32_t op1, uint32_t op2)
  1215. {
  1216. uint32_t result;
  1217. __ASM volatile ("ssub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1218. return(result);
  1219. }
  1220. __STATIC_FORCEINLINE uint32_t __QSUB16(uint32_t op1, uint32_t op2)
  1221. {
  1222. uint32_t result;
  1223. __ASM volatile ("qsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1224. return(result);
  1225. }
  1226. __STATIC_FORCEINLINE uint32_t __SHSUB16(uint32_t op1, uint32_t op2)
  1227. {
  1228. uint32_t result;
  1229. __ASM volatile ("shsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1230. return(result);
  1231. }
  1232. __STATIC_FORCEINLINE uint32_t __USUB16(uint32_t op1, uint32_t op2)
  1233. {
  1234. uint32_t result;
  1235. __ASM volatile ("usub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1236. return(result);
  1237. }
  1238. __STATIC_FORCEINLINE uint32_t __UQSUB16(uint32_t op1, uint32_t op2)
  1239. {
  1240. uint32_t result;
  1241. __ASM volatile ("uqsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1242. return(result);
  1243. }
  1244. __STATIC_FORCEINLINE uint32_t __UHSUB16(uint32_t op1, uint32_t op2)
  1245. {
  1246. uint32_t result;
  1247. __ASM volatile ("uhsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1248. return(result);
  1249. }
  1250. __STATIC_FORCEINLINE uint32_t __SASX(uint32_t op1, uint32_t op2)
  1251. {
  1252. uint32_t result;
  1253. __ASM volatile ("sasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1254. return(result);
  1255. }
  1256. __STATIC_FORCEINLINE uint32_t __QASX(uint32_t op1, uint32_t op2)
  1257. {
  1258. uint32_t result;
  1259. __ASM volatile ("qasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1260. return(result);
  1261. }
  1262. __STATIC_FORCEINLINE uint32_t __SHASX(uint32_t op1, uint32_t op2)
  1263. {
  1264. uint32_t result;
  1265. __ASM volatile ("shasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1266. return(result);
  1267. }
  1268. __STATIC_FORCEINLINE uint32_t __UASX(uint32_t op1, uint32_t op2)
  1269. {
  1270. uint32_t result;
  1271. __ASM volatile ("uasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1272. return(result);
  1273. }
  1274. __STATIC_FORCEINLINE uint32_t __UQASX(uint32_t op1, uint32_t op2)
  1275. {
  1276. uint32_t result;
  1277. __ASM volatile ("uqasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1278. return(result);
  1279. }
  1280. __STATIC_FORCEINLINE uint32_t __UHASX(uint32_t op1, uint32_t op2)
  1281. {
  1282. uint32_t result;
  1283. __ASM volatile ("uhasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1284. return(result);
  1285. }
  1286. __STATIC_FORCEINLINE uint32_t __SSAX(uint32_t op1, uint32_t op2)
  1287. {
  1288. uint32_t result;
  1289. __ASM volatile ("ssax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1290. return(result);
  1291. }
  1292. __STATIC_FORCEINLINE uint32_t __QSAX(uint32_t op1, uint32_t op2)
  1293. {
  1294. uint32_t result;
  1295. __ASM volatile ("qsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1296. return(result);
  1297. }
  1298. __STATIC_FORCEINLINE uint32_t __SHSAX(uint32_t op1, uint32_t op2)
  1299. {
  1300. uint32_t result;
  1301. __ASM volatile ("shsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1302. return(result);
  1303. }
  1304. __STATIC_FORCEINLINE uint32_t __USAX(uint32_t op1, uint32_t op2)
  1305. {
  1306. uint32_t result;
  1307. __ASM volatile ("usax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1308. return(result);
  1309. }
  1310. __STATIC_FORCEINLINE uint32_t __UQSAX(uint32_t op1, uint32_t op2)
  1311. {
  1312. uint32_t result;
  1313. __ASM volatile ("uqsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1314. return(result);
  1315. }
  1316. __STATIC_FORCEINLINE uint32_t __UHSAX(uint32_t op1, uint32_t op2)
  1317. {
  1318. uint32_t result;
  1319. __ASM volatile ("uhsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1320. return(result);
  1321. }
  1322. __STATIC_FORCEINLINE uint32_t __USAD8(uint32_t op1, uint32_t op2)
  1323. {
  1324. uint32_t result;
  1325. __ASM volatile ("usad8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1326. return(result);
  1327. }
  1328. __STATIC_FORCEINLINE uint32_t __USADA8(uint32_t op1, uint32_t op2, uint32_t op3)
  1329. {
  1330. uint32_t result;
  1331. __ASM volatile ("usada8 %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
  1332. return(result);
  1333. }
  1334. #define __SSAT16(ARG1,ARG2) \
  1335. ({ \
  1336. int32_t __RES, __ARG1 = (ARG1); \
  1337. __ASM ("ssat16 %0, %1, %2" : "=r" (__RES) : "I" (ARG2), "r" (__ARG1) ); \
  1338. __RES; \
  1339. })
  1340. #define __USAT16(ARG1,ARG2) \
  1341. ({ \
  1342. uint32_t __RES, __ARG1 = (ARG1); \
  1343. __ASM ("usat16 %0, %1, %2" : "=r" (__RES) : "I" (ARG2), "r" (__ARG1) ); \
  1344. __RES; \
  1345. })
  1346. __STATIC_FORCEINLINE uint32_t __UXTB16(uint32_t op1)
  1347. {
  1348. uint32_t result;
  1349. __ASM volatile ("uxtb16 %0, %1" : "=r" (result) : "r" (op1));
  1350. return(result);
  1351. }
  1352. __STATIC_FORCEINLINE uint32_t __UXTAB16(uint32_t op1, uint32_t op2)
  1353. {
  1354. uint32_t result;
  1355. __ASM volatile ("uxtab16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1356. return(result);
  1357. }
  1358. __STATIC_FORCEINLINE uint32_t __SXTB16(uint32_t op1)
  1359. {
  1360. uint32_t result;
  1361. __ASM volatile ("sxtb16 %0, %1" : "=r" (result) : "r" (op1));
  1362. return(result);
  1363. }
  1364. __STATIC_FORCEINLINE uint32_t __SXTAB16(uint32_t op1, uint32_t op2)
  1365. {
  1366. uint32_t result;
  1367. __ASM volatile ("sxtab16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1368. return(result);
  1369. }
  1370. __STATIC_FORCEINLINE uint32_t __SMUAD (uint32_t op1, uint32_t op2)
  1371. {
  1372. uint32_t result;
  1373. __ASM volatile ("smuad %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1374. return(result);
  1375. }
  1376. __STATIC_FORCEINLINE uint32_t __SMUADX (uint32_t op1, uint32_t op2)
  1377. {
  1378. uint32_t result;
  1379. __ASM volatile ("smuadx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1380. return(result);
  1381. }
  1382. __STATIC_FORCEINLINE uint32_t __SMLAD (uint32_t op1, uint32_t op2, uint32_t op3)
  1383. {
  1384. uint32_t result;
  1385. __ASM volatile ("smlad %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
  1386. return(result);
  1387. }
  1388. __STATIC_FORCEINLINE uint32_t __SMLADX (uint32_t op1, uint32_t op2, uint32_t op3)
  1389. {
  1390. uint32_t result;
  1391. __ASM volatile ("smladx %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
  1392. return(result);
  1393. }
  1394. __STATIC_FORCEINLINE uint64_t __SMLALD (uint32_t op1, uint32_t op2, uint64_t acc)
  1395. {
  1396. union llreg_u{
  1397. uint32_t w32[2];
  1398. uint64_t w64;
  1399. } llr;
  1400. llr.w64 = acc;
  1401. #ifndef __ARMEB__ /* Little endian */
  1402. __ASM volatile ("smlald %0, %1, %2, %3" : "=r" (llr.w32[0]), "=r" (llr.w32[1]): "r" (op1), "r" (op2) , "0" (llr.w32[0]), "1" (llr.w32[1]) );
  1403. #else /* Big endian */
  1404. __ASM volatile ("smlald %0, %1, %2, %3" : "=r" (llr.w32[1]), "=r" (llr.w32[0]): "r" (op1), "r" (op2) , "0" (llr.w32[1]), "1" (llr.w32[0]) );
  1405. #endif
  1406. return(llr.w64);
  1407. }
  1408. __STATIC_FORCEINLINE uint64_t __SMLALDX (uint32_t op1, uint32_t op2, uint64_t acc)
  1409. {
  1410. union llreg_u{
  1411. uint32_t w32[2];
  1412. uint64_t w64;
  1413. } llr;
  1414. llr.w64 = acc;
  1415. #ifndef __ARMEB__ /* Little endian */
  1416. __ASM volatile ("smlaldx %0, %1, %2, %3" : "=r" (llr.w32[0]), "=r" (llr.w32[1]): "r" (op1), "r" (op2) , "0" (llr.w32[0]), "1" (llr.w32[1]) );
  1417. #else /* Big endian */
  1418. __ASM volatile ("smlaldx %0, %1, %2, %3" : "=r" (llr.w32[1]), "=r" (llr.w32[0]): "r" (op1), "r" (op2) , "0" (llr.w32[1]), "1" (llr.w32[0]) );
  1419. #endif
  1420. return(llr.w64);
  1421. }
  1422. __STATIC_FORCEINLINE uint32_t __SMUSD (uint32_t op1, uint32_t op2)
  1423. {
  1424. uint32_t result;
  1425. __ASM volatile ("smusd %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1426. return(result);
  1427. }
  1428. __STATIC_FORCEINLINE uint32_t __SMUSDX (uint32_t op1, uint32_t op2)
  1429. {
  1430. uint32_t result;
  1431. __ASM volatile ("smusdx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1432. return(result);
  1433. }
  1434. __STATIC_FORCEINLINE uint32_t __SMLSD (uint32_t op1, uint32_t op2, uint32_t op3)
  1435. {
  1436. uint32_t result;
  1437. __ASM volatile ("smlsd %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
  1438. return(result);
  1439. }
  1440. __STATIC_FORCEINLINE uint32_t __SMLSDX (uint32_t op1, uint32_t op2, uint32_t op3)
  1441. {
  1442. uint32_t result;
  1443. __ASM volatile ("smlsdx %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
  1444. return(result);
  1445. }
  1446. __STATIC_FORCEINLINE uint64_t __SMLSLD (uint32_t op1, uint32_t op2, uint64_t acc)
  1447. {
  1448. union llreg_u{
  1449. uint32_t w32[2];
  1450. uint64_t w64;
  1451. } llr;
  1452. llr.w64 = acc;
  1453. #ifndef __ARMEB__ /* Little endian */
  1454. __ASM volatile ("smlsld %0, %1, %2, %3" : "=r" (llr.w32[0]), "=r" (llr.w32[1]): "r" (op1), "r" (op2) , "0" (llr.w32[0]), "1" (llr.w32[1]) );
  1455. #else /* Big endian */
  1456. __ASM volatile ("smlsld %0, %1, %2, %3" : "=r" (llr.w32[1]), "=r" (llr.w32[0]): "r" (op1), "r" (op2) , "0" (llr.w32[1]), "1" (llr.w32[0]) );
  1457. #endif
  1458. return(llr.w64);
  1459. }
  1460. __STATIC_FORCEINLINE uint64_t __SMLSLDX (uint32_t op1, uint32_t op2, uint64_t acc)
  1461. {
  1462. union llreg_u{
  1463. uint32_t w32[2];
  1464. uint64_t w64;
  1465. } llr;
  1466. llr.w64 = acc;
  1467. #ifndef __ARMEB__ /* Little endian */
  1468. __ASM volatile ("smlsldx %0, %1, %2, %3" : "=r" (llr.w32[0]), "=r" (llr.w32[1]): "r" (op1), "r" (op2) , "0" (llr.w32[0]), "1" (llr.w32[1]) );
  1469. #else /* Big endian */
  1470. __ASM volatile ("smlsldx %0, %1, %2, %3" : "=r" (llr.w32[1]), "=r" (llr.w32[0]): "r" (op1), "r" (op2) , "0" (llr.w32[1]), "1" (llr.w32[0]) );
  1471. #endif
  1472. return(llr.w64);
  1473. }
  1474. __STATIC_FORCEINLINE uint32_t __SEL (uint32_t op1, uint32_t op2)
  1475. {
  1476. uint32_t result;
  1477. __ASM volatile ("sel %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1478. return(result);
  1479. }
  1480. __STATIC_FORCEINLINE int32_t __QADD( int32_t op1, int32_t op2)
  1481. {
  1482. int32_t result;
  1483. __ASM volatile ("qadd %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1484. return(result);
  1485. }
  1486. __STATIC_FORCEINLINE int32_t __QSUB( int32_t op1, int32_t op2)
  1487. {
  1488. int32_t result;
  1489. __ASM volatile ("qsub %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
  1490. return(result);
  1491. }
  1492. #if 0
  1493. #define __PKHBT(ARG1,ARG2,ARG3) \
  1494. ({ \
  1495. uint32_t __RES, __ARG1 = (ARG1), __ARG2 = (ARG2); \
  1496. __ASM ("pkhbt %0, %1, %2, lsl %3" : "=r" (__RES) : "r" (__ARG1), "r" (__ARG2), "I" (ARG3) ); \
  1497. __RES; \
  1498. })
  1499. #define __PKHTB(ARG1,ARG2,ARG3) \
  1500. ({ \
  1501. uint32_t __RES, __ARG1 = (ARG1), __ARG2 = (ARG2); \
  1502. if (ARG3 == 0) \
  1503. __ASM ("pkhtb %0, %1, %2" : "=r" (__RES) : "r" (__ARG1), "r" (__ARG2) ); \
  1504. else \
  1505. __ASM ("pkhtb %0, %1, %2, asr %3" : "=r" (__RES) : "r" (__ARG1), "r" (__ARG2), "I" (ARG3) ); \
  1506. __RES; \
  1507. })
  1508. #endif
  1509. #define __PKHBT(ARG1,ARG2,ARG3) ( ((((uint32_t)(ARG1)) ) & 0x0000FFFFUL) | \
  1510. ((((uint32_t)(ARG2)) << (ARG3)) & 0xFFFF0000UL) )
  1511. #define __PKHTB(ARG1,ARG2,ARG3) ( ((((uint32_t)(ARG1)) ) & 0xFFFF0000UL) | \
  1512. ((((uint32_t)(ARG2)) >> (ARG3)) & 0x0000FFFFUL) )
  1513. __STATIC_FORCEINLINE int32_t __SMMLA (int32_t op1, int32_t op2, int32_t op3)
  1514. {
  1515. int32_t result;
  1516. __ASM volatile ("smmla %0, %1, %2, %3" : "=r" (result): "r" (op1), "r" (op2), "r" (op3) );
  1517. return(result);
  1518. }
  1519. #endif /* (__ARM_FEATURE_DSP == 1) */
  1520. /*@} end of group CMSIS_SIMD_intrinsics */
  1521. #endif /* __CMSIS_ARMCLANG_H */